]> git.apps.os.sepia.ceph.com Git - ceph-client.git/commit
clk: renesas: r8a779h0: Drop CLK_PLL2_DIV2 to clarify ZCn clocks
authorGeert Uytterhoeven <geert+renesas@glider.be>
Tue, 8 Oct 2024 08:59:17 +0000 (10:59 +0200)
committerGeert Uytterhoeven <geert+renesas@glider.be>
Mon, 14 Oct 2024 08:04:31 +0000 (10:04 +0200)
commit92850bed9d4d334ee502a035ed5750285faccbea
tree6a6a8306bd2893e97eb9dee02717037c77e39233
parent44d13e198cbf031fdb8cb20b6bbbe82adcb951ca
clk: renesas: r8a779h0: Drop CLK_PLL2_DIV2 to clarify ZCn clocks

Early revisions of the R-Car V4M Series Hardware User’s Manual
contained an incorrect formula for the CPU core clocks:

    ZCnφ = (PLL2VCO x 1/2) x mult/32

Dang-san fixed this by using CLK_PLL2_DIV2 instead of CLK_PLL2 as the
parent clock.

In Rev.0.70 of the documentation, the formula was corrected to:

    ZCnφ = (PLL2VCO x 1/4) x mult/32

As the CPG Block Diagram now shows a separate 1/4 post-divider for PLL2,
the use of CLK_PLL2_DIV2 is a recurring source of confusion.  Hence get
rid of CLK_PLL2_DIV2, and include the proper 1/4 post-divider in the
invocation of the DEF_GEN4_Z() macro, like is done on other R-Car Gen4
(and Gen3) SoCs.

Reported-by: Vinh Nguyen <vinh.nguyen.xz@renesas.com>
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Link: https://lore.kernel.org/0d2789cac2bf306145fe0bbf269c2da5942bb68f.1728377724.git.geert+renesas@glider.be
drivers/clk/renesas/r8a779h0-cpg-mssr.c