]> git-server-git.apps.pok.os.sepia.ceph.com Git - ceph-client.git/commitdiff
mmc: sdhci: fix timing selection for 1-bit bus width
authorLuke Wang <ziniu.wang_1@nxp.com>
Wed, 11 Mar 2026 09:50:06 +0000 (17:50 +0800)
committerUlf Hansson <ulf.hansson@linaro.org>
Mon, 16 Mar 2026 15:08:54 +0000 (16:08 +0100)
When 1-bit bus width is used with HS200/HS400 capabilities set,
mmc_select_hs200() returns 0 without actually switching. This
causes mmc_select_timing() to skip mmc_select_hs(), leaving eMMC
in legacy mode (26MHz) instead of High Speed SDR (52MHz).

Per JEDEC eMMC spec section 5.3.2, 1-bit mode supports High Speed
SDR. Drop incompatible HS200/HS400/UHS/DDR caps early so timing
selection falls through to mmc_select_hs() correctly.

Fixes: f2119df6b764 ("mmc: sd: add support for signal voltage switch procedure")
Signed-off-by: Luke Wang <ziniu.wang_1@nxp.com>
Acked-by: Adrian Hunter <adrian.hunter@intel.com>
Cc: stable@vger.kernel.org
Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
drivers/mmc/host/sdhci.c

index ac7e11f37af71fa5a70eb579fd812227b9347f83..fec9329e1edbed81ced7668f4e23ac010987f5da 100644 (file)
@@ -4532,8 +4532,15 @@ int sdhci_setup_host(struct sdhci_host *host)
         * their platform code before calling sdhci_add_host(), and we
         * won't assume 8-bit width for hosts without that CAP.
         */
-       if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
+       if (host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA) {
+               host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50);
+               if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400)
+                       host->caps1 &= ~SDHCI_SUPPORT_HS400;
+               mmc->caps2 &= ~(MMC_CAP2_HS200 | MMC_CAP2_HS400 | MMC_CAP2_HS400_ES);
+               mmc->caps &= ~(MMC_CAP_DDR | MMC_CAP_UHS);
+       } else {
                mmc->caps |= MMC_CAP_4_BIT_DATA;
+       }
 
        if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
                mmc->caps &= ~MMC_CAP_CMD23;